

# Exercise: 2D Convolutional Accelerator using Vivado HLS



# **2D Convolution**

| <b>1</b> <sub>×1</sub> | 1,0                    | 1,  | 0 | 0 |
|------------------------|------------------------|-----|---|---|
| <b>O</b> <sub>×0</sub> | <b>1</b> <sub>×1</sub> | 1,0 | 1 | 0 |
| <b>0</b> <sub>×1</sub> | 0,0                    | 1,  | 1 | 1 |
| 0                      | 0                      | 1   | 1 | 0 |
| 0                      | 1                      | 1   | 0 | 0 |

| 4 |  |
|---|--|
|   |  |
|   |  |

**Image** 

Convolved **Feature** 

**Output Image** 

#### **Input Image**

| <u>-</u> |   |   |   |   |
|----------|---|---|---|---|
| 1        | 1 | 1 | 0 | 0 |
| 0        | 1 | 1 | 1 | 0 |
| 0        | 0 | 1 | 1 | 1 |
| 0        | 0 | 1 | 1 | 0 |
| 0        | 1 | 1 | 0 | 0 |

#### Kernel



| ×1 | ×0 | ×1 |
|----|----|----|
| ×O | ×1 | ×0 |
| ×1 | ×0 | ×1 |













## Access Pattern

## Software Approach

- Two nested loops
- Less efficient in hardware
- Pixels are *read* more than once

### Stream Approach

- One single loop
- Efficient in hardware
- Pixels are *read* only once

#### Software Approach

for (x = 0; x < WIDTH; x++)



**Stream Approach** 

for (i = 0; i < WIDTH\*HEIGHT; i++)</pre>





# Memory Path (1/3)

#### Kernel

- Need K × K registers
- Hold values to compute kernel to produce output pixel
- Line Buffer
  - Need K 1 line buffers of length Width – K
  - Temporarily store image line to access previous pixels without re-accessing from stream source



**Stream Approach** 





# Memory Path (2/3)

#### Kernel

- Need K × K registers
- Hold values to compute kernel to produce output pixel
- Line Buffer
  - Need K 1 line buffers of length Width – K
  - Temporarily store image line to access previous pixels without re-accessing from stream source

**Stream Approach** 







# Data Path

- Multiplications
  - Unrolled
    - *K* × *K* multiplications per iteration
- Additions
  - Implicit reduction
    - Pipelined binary tree















## **Acceleration Framework**



**User-space** 

**App / Library** 

**Linux Kernel** 

**DMA Driver** 

**ARM Cortex-A9** 

**PS** 

- Accelerator [HW/FPGA]
  - AXI-Stream (AXIS) input and output
- Direct Memory Access (DMA) [HW/FPGA]
  - Moves data from memory source to AXIS
  - Moves AXIS to memory sink
- Linux Kernel DMA Driver [SW/CPU]
  - Software driver that interfaces with DMA
  - Controls DMA and allocates memory buffers for source/sink
- User-space Application / Library [SW/CPU]
  - Controls DMA driver to use accelerator for







# Vivado HLS





# Vivado HLS

- HLS translator
  - Input: synthesizable function
    - C++ function
    - HLS directives and rules
  - Output: HDL
- Co-simulator
  - Testbench (C++) that calls synthesizable function
  - Executes testbench and simulates translated synthesizable function on PC









# INTERFACE (1/2)

AXIS ACCEL M

- AXI-Stream Interfaces
  - Hint to translator that arguments are AXIS interfaces

```
void hw_conv(stream_t &sin, stream_t &sout) {
# pragma HLS INTERFACE ap_ctrl_none port=return
# pragma HLS INTERFACE axis port=sin
# pragma HLS INTERFACE axis port=sout
...
}
```





# INTERFACE (2/2)

AXIS ACCEL M

- AXI-Stream Beats
  - Contain Data, Keep, Last, Valid, Ready
  - Read (>>) and write (<<)</p>
  - Data (value), Keep (byte strobe), Last (last beat) are explicit
  - Valid and Ready are implicit on >> and <<</p>

```
... // read beat from sin
beat_t beat;
sin >> beat;
value = beat.data(7, 0);
... // write beat to sout
beat_t beat;
beat.data(7, 0) = value;
sout << beat;
...</pre>
```







## UNROLL

#### Parallelize Loop Iterations

- Without unrolling
  - Iterations occur one at a time (N cycles each)
  - Trade-off: less area, less bandwidth
- With unrolling
  - Iterations occur in parallel
  - Trade-off: more area, more bandwidth
- factor ≜ unrolling factor (# of iterations)

```
for (int x; x < 3; x++) {
# pragma HLS UNROLL factor=4
    C[x] = A[x] + B[X]
}</pre>
```







## **PIPELINE**

N Cycles

#### Pipeline Loop Iterations

- Without pipelining
  - Iteration must finish before next one starts
  - Trade-off: less area, less bandwidth
- With pipelining
  - Iteration starts // cycles after previous one
  - Trade-off: more area, more bandwidth
- II ≜ initiation interval
   (# of cycles between iterations)

```
for (int x; x < 3; x++) {
# pragma HLS PIPELINE II=1
    C[x] = A[x] + B[X]
}</pre>
```



B[0]

C[1]

B[1]

B[2]

C[2]

1 Cycle

B[3]

C[3]





# ARRAY\_PARTITION

- Partition Array into smaller arrays
   or individual elements
  - Cyclic (partition into sub-arrays with cyclic assignment)
  - Block (partition into sub-arrays)
  - Complete (partition into individual elements)
- Factor
- Dimensionality



#### char array[8];

#pragma HLS ARRAY\_PARTITION variable=array cyclic factor=3 dim=0
#pragma HLS ARRAY\_PARTITION variable=array block factor=3 dim=0
#pragma HLS ARRAY\_PARTITION variable=array complete dim=0



